

#### **EEE109: Electronic Circuits**

The Field Effect Transistor

#### **Contents**

- Study and understand the operation and characteristics of the various types of MOSFETs.
- Understand and become familiar with the dc analysis and design techniques of MOSFET circuits.
- Examine three applications of MOSFET circuits.
- Investigate current source biasing of MOSFET circuits, such as those used in integrated circuits.
- Analyze the dc biasing of multistage or multitransistor circuits.
- Understand the operation and characteristics of the junction field-effect transistor, and analyze the dc response of JFET circuits.

## **General Overview**

### **MOSFET**

- Metal-Oxide-Semiconductor Field Effect Transistor -MOSFET
- Current is controlled by an electric field applied perpendicular to both semiconductor surface and to the direction of current.
- Field effect Phenomenon to control the current in the semiconductor by applying an electric field perpendicular to the surface.
- The basic transistor principle: The voltage between two terminals controls the current through the third terminal.

#### Types of Field-Effect Transistors

- MOSFET (Metal-Oxide Semiconductor Field-Effect Transistor)
- Depletion and enhancement mode (Primary component in high-density VLSI chips such as memory chips and microprocessors)
- JFET (Junction Field-Effect Transistor) finds application especially in analog and RF circuit design
- MESFET (a MOSFET with no oxide)
- All device and circuit analysis are the same!





## Types of MOSFETs

| Туре                                          | Cross Section                                         | Output Characteristics               | Transfer Characteristics                                                                         |  |  |
|-----------------------------------------------|-------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------|--|--|
| n-Channel<br>Enhancement<br>(Normally<br>Off) | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | $V_G = 4V$ $V_G = 4V$ $V_D$          | $I_D$ $ 0$ $V_{Tn}$ +                                                                            |  |  |
| n-Channel<br>Depletion<br>(Normally<br>On)    | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | $V_G = 1V$ $0$ $-1$ $-2$ $V_D$       | $V_{Tn}$ $V_{G}$ $V_{G}$                                                                         |  |  |
| p-Channel<br>Enhancement<br>(Normally<br>Off) | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | $-V_{D} = 0$ $V_{G} = -4V$ $I_{D}$   | $\begin{array}{c c} V_G \\ -V_{Tp} & 0 \\ \hline \\ I_D \end{array}$                             |  |  |
| p-Channel<br>Depletion<br>(Normally<br>On)    | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | $-V_{D} = -1 $ $V_{G} = -1 $ $I_{D}$ | $\begin{array}{c c} & V_G \\ \hline - & 0 & + \\ \hline & V_{Tp} \\ \hline & I_D \\ \end{array}$ |  |  |

#### Field Effect Transistor Tree



Biasing of the Gate for both the junction field effect transistor, (JFET) and the metal oxide semiconductor field effect transistor, (MOSFET) configurations are given as:

| Туре      | Juncti    | on FET  | Meta      | Metal Oxide Semiconductor FET |          |           |  |  |  |
|-----------|-----------|---------|-----------|-------------------------------|----------|-----------|--|--|--|
|           | Depletion | on Mode | Depletion | on Mode                       | Enhancen | nent Mode |  |  |  |
| Bias      | ON        | OFF     | ON        | OFF                           | ON       | OFF       |  |  |  |
| N-channel | 0v        | -ve     | 0v        | -ve                           | +ve      | 0v        |  |  |  |
| P-channel | 0v        | +ve     | 0v        | +ve                           | -ve      | 0v        |  |  |  |

### **MOSFET Circuit Symbols**







(c) NMOS depletion-mode device

 (g) and(i) are the most commonly used symbols in VLSI logic design.







(e) Three-terminal NMOS transistors



(f) Three-terminal PMOS transistors

MOS devices are symmetric.



(g) Shorthand notation—NMOS enhancement-mode device



(h) Shorthand notation—NMOS depletion-mode device

- In NMOS, n<sup>+</sup> region at higher voltage is the drain.
- In PMOS p<sup>+</sup> region at lower voltage is the drain



(i) Shorthand notation—PMOS enhancement-mode device



(j) Shorthand notation—PMOS depletion-mode device

**FETs** 











## **Two-Terminal MOS Structure**

## Basic Structure of MOS Capacitor

First electrode-Gate: Consists of low-resistivity material such as polycrystalline silicon

Second electrode- Substrate or Body: *n*- or *p*-type semiconductor

Dielectric-Silicon dioxide: stable high-quality electrical insulator between gate and substrate.



Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction or display

#### **Heart of MOSFET!**

# MOS Capacitor Under Bias: Electric Field and Charge

#### Parallel plate capacitor



 $C = \varepsilon A/d$ 

Negative gate bias:

Positive gate bias:

ε – permittivity

A – area of one plate

d – distance between plates

#### Substrate Conditions for Different Biases



 Region of minority carrier electron inversion layer attracted to the oxide semiconductor surface!

## n-Channel Enhancement-Mode MOSFET

### Enhancement mode & n-Channel

 Enhancement-mode -> a voltage must be applied to the gate to create an inversion layer

n-type substrate -> positive gate voltage

p-type substrate -> negative gate voltage

Schematic of n-Channel Enhancement Mode MOSFET



Copyright © The MoGray L'Companies. Inc.
Permission required for the Modray L'Companies. Inc.
Permission required for the Conder of 400 angstroms.

## International System of Units

#### Standard prefixes for the SI units of measure

| Multiples | Name   |                 | deca-            | hecto-           | kilo-            | mega-            | giga-            | tera-             | peta-             | еха-              | zetta-            | yotta-            |
|-----------|--------|-----------------|------------------|------------------|------------------|------------------|------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
|           | Prefix |                 | da               | h                | k                | M                | G                | Т                 | Р                 | Е                 | Z                 | Y                 |
|           | Factor | 10 <sup>0</sup> | 10 <sup>1</sup>  | 10 <sup>2</sup>  | 10 <sup>3</sup>  | 10 <sup>6</sup>  | 10 <sup>9</sup>  | 10 <sup>12</sup>  | 10 <sup>15</sup>  | 10 <sup>18</sup>  | 10 <sup>21</sup>  | 10 <sup>24</sup>  |
| Fractions | Name   |                 | deci-            | centi-           | milli-           | micro-           | nano-            | pico-             | femto-            | atto-             | zepto-            | yocto-            |
|           | Prefix |                 | d                | С                | m                | μ                | n                | р                 | f                 | a                 | Z                 | у                 |
|           | Factor | 10 <sup>0</sup> | 10 <sup>-1</sup> | 10 <sup>-2</sup> | 10 <sup>-3</sup> | 10 <sup>-6</sup> | 10 <sup>-9</sup> | 10 <sup>-12</sup> | 10 <sup>-15</sup> | 10 <sup>-18</sup> | 10 <sup>-21</sup> | 10 <sup>-24</sup> |

#### **NMOS Transistor: Structure**



- 4 device terminals: Gate(G), Drain(D), Source(S) and Body(B).
- Source and drain regions form pn junctions with substrate.
- $v_{SB}$ ,  $v_{DS}$  and  $v_{GS}$  always positive during normal operation.
- $v_{SB}$  always <  $v_{DS}$  and  $v_{GS}$  to reverse bias pn junctions





(c)

### **Basic Transistor Operation**



Before electron inversion layer is formed

After electron inversion layer is formed

The current in MOSFET is the result of the flow of charge in the inversion layer!

For NMOS, the carrier in the inversion layer is the electron!

### **Basic Transistor Operation**



Electrons flow from the source of the drain with an applied drain-to-source voltage!

The magnitude of current is a function of amount of charge in the inversion layer + a function of applied gate voltage.

#### **NMOS Transistor: Triode Region Characteristics**



## Current Versus Voltage Characteristics: Enhancement-Mode nMOSFET



Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction or display.

#### NMOS Transistor: Triode Region Characteristics (contd.)



- Output characteristics appear to be linear.
- FET behaves like a gate-source voltage-controlled resistor between source and drain with

$$R_{on} = \frac{1}{K_n' \frac{W}{L} \left( V_{GS} - V_{TN} \right)}$$

### NMOS Transistor: Saturation Region (contd.)



$$v_{DSAT} = v_{GS} - V_{TN}$$
 is also called saturation or pinch-off voltage

#### NMOS Transistor: Qualitative I-V Behavior



- $V_{GS} << V_{TN}$ : Only small leakage current flows.
- V<sub>GS</sub><V<sub>TN</sub>: Depletion region formed under gate merges with source and drain depletion regions. No current flows between source and drain.
- $V_{GS} > V_{TN}$ : Channel formed between source and drain. If  $v_{DS} > 0$ ,, finite  $i_D$  flows from drain to source.
- $i_B=0$  and  $i_G=0$ .

## Family of i<sub>D</sub> Versus v<sub>DS</sub> Curves: Enhancement-Mode nMOSFET



Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction or display

# p-Channel Enhancement-Mode MOSFET

# p-Channel Enhancement-Mode MOSFET



Copyright @ The McGraw-Hill Companies, Inc. Permission required for reproduction or display.

## Enhancement-Mode PMOS Transistors: Structure





- *P*-type source and drain regions in *n*-type substrate.
- $v_{GS}$ <0 required to create p-type inversion layer in channel region
- For current flow,  $v_{GS} < v_{TP}$
- To maintain reverse bias on sourcesubstrate and drain-substrate junctions,  $v_{SB}$  <0 and  $v_{DB}$  <0
- Positive bulk-source potential causes  $V_{TP}$  to become more negative

## Enhancement-Mode PMOS Transistors: Output Characteristics



- For  $V_{GS} \ge V_{TP}$ , transistor is off.
- For more negative v<sub>GS</sub>, drain current increases in magnitude
- PMOS is in triode region for small values of V<sub>DS</sub> and in saturation for larger values.

## Symbols for n-Channel Enhancement-Mode MOSFET



## Symbols for p-Channel Enhancement-Mode MOSFET





Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction or display.

## n-Channel Depletion-Mode MOSFET

#### **Depletion-Mode MOSFETS**



- NMOS transistors with  $V_{TN} \le 0$
- Ion implantation process used to form a built-in n-type channel in device to connect source and drain by a resistive channel
- Non-zero drain current for  $v_{GS}$ =0, negative  $v_{GS}$  required to turn device off.

## n-Channel Depletion-Mode MOSFET



## Family of i<sub>D</sub> Versus v<sub>DS</sub> Curves: Depletion-Mode nMOSFET



Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction or display

## p-Channel Depletion-Mode MOSFET

## p-Channel Depletion-Mode MOSFET





## Complementary MOSFETs (CMOS)

# Cross-Section of nMOSFET and pMOSFET



Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction or display.

Both transistors are used in the fabrication of CMOS circuitry.

## Summary of I-V Relationships

| Region              | NMOS                                              | PMOS                                              |
|---------------------|---------------------------------------------------|---------------------------------------------------|
| Nonsaturation       | v <sub>DS</sub> <v<sub>DS(sat)</v<sub>            | $v_{SD} < v_{SD}(sat)$                            |
|                     | $i_D = K_n [2(v_{GS} - V_{TN})v_{DS} - v_{DS}^2]$ | $i_D = K_p [2(v_{SG} + V_{TP})v_{SD} - v_{SD}^2]$ |
| Saturation          | v <sub>DS</sub> >v <sub>DS</sub> (sat)            | $v_{SD}>v_{SD}(sat)$                              |
|                     | $i_D = K_n [v_{GS} - V_{TN}]^2$                   | $i_D = K_p [v_{SG} + V_{TP}]^2$                   |
| Transition Pt.      | $v_{DS}(sat) = v_{GS} - V_{TN}$                   | $v_{SD}(sat) = v_{SG} + V_{TN}$                   |
| Enhancement<br>Mode | $V_{TN} > 0V$                                     | $V_{TP} < 0V$                                     |
| Depletion<br>Mode   | $V_{TN} < 0V$                                     | $V_{TP} > 0V$                                     |

### **Conduction Parameters**

NMOSFET

$$K_{n} = \frac{W\mu_{n}C_{ox}}{L} = k_{n} \frac{W}{L}$$

PMOSFET

$$K_{p} = \frac{W\mu_{p}C_{ox}}{L} = k_{p} \frac{W}{L}$$

where:

$$C_{ox} = \varepsilon_o / t_{ox}$$

## **Nonideal I-V Characteristics**

# Channel Length Modulation: Early Voltage



### Channel-Length Modulation





 $i_D$  increases slightly with  $v_{DS}$  instead of being constant.

$$i_{D} = \frac{K_{n}}{2} \frac{W}{L} \left( v_{GS} - V_{TN} \right)^{2} \left( 1 + \lambda v_{DS} \right)$$

 $\lambda$ = channel length modulation parameter





Figure 3.20 Family of  $i_D$  versus  $v_{DS}$  curves showing the effect of channel length modulation producing a finite output resistance

The parameters  $\lambda$  and  $V_A$  are related. From Equation (3.7), we have  $(1 + \lambda v_{DS}) = 0$  at the extrapolated point where  $i_D = 0$ . At this point,  $v_{DS} = -V_A$ , which means that  $V_A = 1/\lambda$ .

The output resistance due to the channel length modulation is defined as

$$r_o = \left(\frac{\partial i_D}{\partial v_{DS}}\right)^{-1} \bigg|_{v_{GS} = \text{const.}} \tag{3.8}$$

From Equation (3.7), the output resistance, evaluated at the Q-point, is

$$r_o = [\lambda K_n (V_{GSQ} - V_{TN})^2]^{-1}$$
(3.9(a))

 $\mathbf{or}$ 

$$r_o \cong [\lambda I_{DQ}]^{-1} = \frac{1}{\lambda I_{DQ}} = \frac{V_A}{I_{DQ}}$$
 (3.9(b))

The output resistance  $r_o$  is also a factor in the small-signal equivalent circuit of the MOSFET, which is discussed in the next chapter.

## **Body Effect**



A zero or reverse-bias voltage exists across the source-substrate pn junction.

A change in the source-substrate junction voltage changes the threshold voltage.

### **Body Effect or Substrate Sensitivity**

The assumption that the body lead is connected to the source lead. In integrated circuit design. In this case, any signal voltage on the source lead causes an a signal voltage between the body and source. The effect of this voltage is called the body effect.



This non-zero  $V_{SB}$  changes threshold voltage, causing substrate sensitivity to be modeled by:

$$V_{TN} = V_{TO} + \gamma \left( \sqrt{V_{SB} + 2\phi_F} - \sqrt{2\phi_F} \right)$$

Where

 $V_{TO}$ = zero substrate bias for  $\sqrt{V_{TN}}$  (V)

 $\gamma$  = body-effect parameter ( )

 $2F_F$  = surface potential parameter (V)

### **Subthreshold Condition**



Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction or display.

The drain current is non-zero; vgs is slightly less than VTN.

## **MOSFET DC Circuit Analysis**

### NMOS Common-Source Circuit

 $V_{DD}$ 





 $V_{GS}$ 



### PMOS Common-Source Circuit







## Load Line and Modes of Operation: NMOS Common-Source Circuit



# Problem-Solving Technique: NMOSFET DC Analysis

- 1. Assume the transistor is in saturation.
  - a.  $V_{GS} > V_{TN}$ ,  $I_{D} > 0$ , &  $V_{DS} \ge V_{DS}$ (sat)
- 2. Analyze circuit using saturation I-V relations.
- 3. Evaluate resulting bias condition of transistor.
  - a. If  $V_{GS} < V_{TN}$ , transistor is likely in cutoff
  - b. If  $V_{DS} < V_{DS}(sat)$ , transistor is likely in nonsaturation region
- 4. If initial assumption is proven incorrect, make new assumption and repeat Steps 2 and 3.

### n-Channel Enhancement-Load Device

### **Enhancement Load Device**





Copyright @ The McGraw-Hill Companies, Inc.

$$i_D = K_n (v_{GS} - V_{TN})^2 = K_n (v_{DS} - V_{TN})^2$$

## Circuit with Enhancement Load Device and NMOS Driver



 $M_1$  is always in **saturation**.

M<sub>D</sub> can be biased either in saturation or nonsaturation region.

### **Voltage Transfer Characteristics:**

#### **NMOS Inverter** with Enhancement Load Device



Permission required for reproduction or display.

## n-Channel Depletion-Load Device

# NMOS Inverter with Depletion Load Device





Permission required for reproduction or display.

### p-Channel Enhancement-Load Device

### **CMOS** Inverter





Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction or display.

## **Basic MOSFET Applications**

## 2-Input NMOS NOR Logic Gate



| V <sub>1</sub> (V) | V <sub>2</sub> (V) | $V_O(V)$ |
|--------------------|--------------------|----------|
| 0                  | 0                  | High     |
| 5                  | 0                  | Low      |
| 0                  | 5                  | Low      |
| 5                  | 5                  | Low      |

## 2-Stage Cascade Amplifier



### Junction Field-Effect Transistor

# Cross Section of n-Channel Junction Field Effect Transistor (JFET)



JUNCTION FET: depletion layers of pn-junctions close the channel

Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction or display

Most important parameter: pinch-off voltage

### The JFET

The width of the closed PN junction controls the conductivity of the channel



PN junction  $\Rightarrow$  junction FET

### JFET with Gate-Source Bias







- $v_{GS}$  =0, gate isolated from channel.
  - $V_P < v_{GS} < 0$ , W'<W, channel resistance increases, gate-source junction reverse-biased,  $i_G$  almost 0.
- $v_{GS} = V_P < 0$ , channel region pinchedoff, channel resistance infinite.

### JFET Channel with Drain-Source Bias







- With constant  $v_{GS}$ , depletion region near drain increases with  $v_{DS}$ .
- At  $v_{DSP} = v_{GS} V_P$ , channel is totally pinched-off,  $i_D$  is saturated.
  - JFET also suffers from channel length modulation like MOSFET at larger values of  $v_{DS}$ .

### N-Channel JFET: i-v Characteristics



Triode  $-V_{GS} = 0 \text{ V}$ region 2 200  $I_{DSS}$ 180 Pinch-off locus 160 → Pinch-off region Drain-source current (µA) 140  $V_{GS} = -1 \text{ V}$ 120 100 60  $V_{GS} = -2 \text{ V}$  $V_{GS} \leq V_P$ 20 10 Drain-source voltage (V)

**Transfer Characteristics** 

**Output Characteristics** 

#### Chapter 3

- •Study and understand the structure, operation and characteristics of MOSFETs.
- •Understand and become familiar with the dc analysis and design techniques of MOSFET circuits.
- Examine three applications of MOSFET circuits.
- •Investigate current source biasing of MOSFET circuits, such as those used in integrated circuits.
- Analyze the dc biasing of multistage or multi-transistor circuits.
- •Understand the operation and characteristics of the junction field-effect transistor, and analyze the dc response of JFET circuits.